Part Number Hot Search : 
TQ9501 2N5628 Z20FF5 MAC12SNG LM5107SD USB22 STTH1 F20NF0
Product Description
Full Text Search
 

To Download 74HC74AN Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  ? 2005 fairchild semiconductor corporation ds005106 www.fairchildsemi.com september 1983 revised january 2005 mm74hc74a dual d-type flip-flop with preset and clear mm74hc74a dual d-type flip-flop with preset and clear general description the mm74hc74a utilizes advanced silicon-gate cmos technology to achieve operating speeds similar to the equivalent ls-ttl part. it possesses the high noise immu- nity and low power consumption of standard cmos inte- grated circuits, along with the ability to drive 10 ls-ttl loads. this flip-flop has independent data, preset, clear, and clock inputs and q and q outputs. the logic level present at the data input is transferred to the output during the positive- going transition of the clock pulse. preset and clear are independent of the clock and accomplished by a low level at the appropriate input. the 74hc logic family is functionally and pinout compatible with the standard 74ls logic family. all inputs are protected from damage due to static discharge by internal diode clamps to v cc and ground. features  typical propagation delay: 20 ns  wide power supply range: 2?6v  low quiescent current: 40 a maximum (74hc series)  low input current: 1 a maximum  fanout of 10 ls-ttl loads ordering code: devices also available in tape and reel. specify by appending the suffix letter ? x ? to the ordering code. pb-free package per jedec j-std-020b. connection diagram pin assignments for dip, soic, sop and tssop truth table note: q0 = the level of q before the indicated input conditions were estab- lished. note 1: this configuration is nonstable; that is, it will not persist when pre- set and clear inputs return to their inactive (high) level. order number package package description number mm74hc74am m14a 14-lead small outline integrated circuit (soic), jedec ms-012, 0.150" narrow mm74hc74amx_nl m14a pb-free 14-lead small outline integrated circuit (soic), jedec ms-012, 0.150" narrow mm74hc74asj m14d pb-free 14-lead small outline package (sop), eiaj type ii, 5.3mm wide mm74hc74amtc mtc14 14-lead thin shrink small outline package (tssop), jedec mo-153, 4.4mm wide mm74hc74amtcx_nl mtc14 pb-free 14-lead thin shrink small outline package (tssop), jedec mo-153, 4.4mm wide mm74HC74AN n14a 14-lead plastic dual-in-line package (pdip), jedec ms-001, 0.300" wide inputs outputs pr clr clk d q q lh xx h l hl xx l h l l x x h (note 1) h (note 1) hh hh l hh ll h hh lx q0 q 0 www.datasheet.co.kr datasheet pdf - http://www..net/
www.fairchildsemi.com 2 mm74hc74a logic diagram www.datasheet.co.kr datasheet pdf - http://www..net/
3 www.fairchildsemi.com mm74hc74a absolute maximum ratings (note 2) (note 3) recommended operating conditions note 2: absolute maximum ratings are those values beyond which dam- age to the device may occur. note 3: unless otherwise specified all voltages are referenced to ground. note 4: power dissipation temperature derating ? plastic ? n ? package: ? 12 mw/ c from 65 c to 85 c. dc electrical characteristics (note 5) note 5: for a power supply of 5v 10% the worst case output voltages (v oh , and v ol ) occur for hc at 4.5v. thus the 4.5v values should be used when designing with this supply. worst case v ih and v il occur at v cc = 5.5v and 4.5v respectively. (the v ih value at 5.5v is 3.85v.) the worst case leakage cur- rent (i in , i cc , and i oz ) occur for cmos at the higher voltage and so the 6.0v values should be used. supply voltage (v cc ) ? 0.5 to + 7.0v dc input voltage (v in ) ? 1.5 to v cc + 1.5v dc output voltage (v out ) ? 0.5 to v cc + 0.5v clamp diode current (i ik , i ok ) 20 ma dc output current, per pin (i out ) 25 ma dc v cc or gnd current, per pin (i cc ) 50 ma storage temperature range (t stg ) ? 65 c to + 150 c power dissipation (p d ) (note 4) 600 mw s.o. package only 500 mw lead temperature (t l ) (soldering 10 seconds) 260 c min max units supply voltage (v cc )26v dc input or output voltage 0 v cc v (v in , out ) operating temperature range (t a ) ? 40 + 85 c input rise or fall times (t r , t f ) v cc = 2.0v 1000 ns v cc = 4.5v 500 ns v cc = 6.0v 400 ns symbol parameter conditions v cc t a = 25 ct a = ? 40 to 85 ct a = ? 55 to 125 c units typ guaranteed limits v ih minimum high level 2.0v 1.5 1.5 1.5 v input voltage 4.5v 3.15 3.15 3.15 v 6.0v 4.2 4.2 4.2 v v il maximum low level 2.0v 0.5 0.5 0.5 v input voltage 4.5v 1.35 1.35 1.35 v 6.0v 1.8 1.8 1.8 v v oh minimum high level v in = v ih or v il output voltage |i out | 20 a 2.0v 2.0 1.9 1.9 1.9 v 4.5v 4.5 4.4 4.4 4.4 v 6.0v 6.0 5.9 5.9 5.9 v v in = v ih or v il |i out | 4.0 ma 4.5v 4.3 3.98 3.84 3.7 v |i out | 5.2 ma 6.0v 5.2 5.48 5.34 5.2 v v ol maximum low level v in = v ih or v il output voltage |i out | 20 a 2.0v 0 0.1 0.1 0.1 v 4.5v 0 0.1 0.1 0.1 v 6.0v 0 0.1 0.1 0.1 v v in = v ih or v il |i out | 4.0 ma 4.5v 0.2 0.26 0.33 0.4 v |i out | 5.2 ma 6.0v 0.2 0.26 0.33 0.4 v i in maximum input v in = v cc or gnd 6.0v 0.1 1.0 1.0 a current i cc maximum quiescent v i n = v cc or gnd 6.0v 4.0 40 80 a supply current i out = 0 a www.datasheet.co.kr datasheet pdf - http://www..net/
www.fairchildsemi.com 4 mm74hc74a ac electrical characteristics v cc = 5v, t a = 25 c, c l = 15 pf, t r = t f = 6 ns ac electrical characteristics c l = 50 pf, t r = t f = 6 ns (unless otherwise specified) note 6: c pd determines the no load dynamic power consumption, p d = c pd v cc 2 f + i cc v cc , and the no load dynamic current consumption, i s = c pd v cc f + i cc . symbol parameter conditions typ guaranteed units limit f max maximum operating frequency 72 30 mhz t phl , t plh maximum propagation 10 30 ns delay clock to q or q t phl , t plh maximum propagation 17 40 ns delay preset or clear to q or q t rem minimum removal time, 6 5 ns preset or clear to clock t s minimum setup time 10 20 ns data to clock t h minimum hold time 0 0 ns clock to data t w minimum pulse width 8 16 ns clock, preset or clear symbol parameter conditions v cc t a = 25 ct a = ? 40 to 85 ct a = ? 55 to 125 c units typ guaranteed limits f max maximum operating 2.0v 22 6 5 4 mhz frequency 4.5v 72 30 24 20 mhz 6.0v 94 35 28 24 mhz t phl , t plh maximum propagation 2.0v 34 110 140 165 ns delay clock to q or q 4.5v 12 22 28 33 ns 6.0v 10 19 24 28 ns t phl , t plh maximum propagation 2.0v 66 150 190 225 ns delay preset or clear 4.5v 20 30 38 45 ns to q o r q 6.0v 16 26 33 38 ns t rem minimum removal time 2.0v 20 50 65 75 ns preset or clear 4.5v 6 10 13 15 ns to clock 6.0v 5 9 11 13 ns t s minimum setup time 2.0v 35 80 100 120 ns data to clock 4.5v 10 16 20 24 ns 6.0v 8 14 17 20 ns t h minimum hold time 2.0v 0 0 0 ns clock to data 4.5v 0 0 0 ns 6.0v 0 0 0 ns t w minimum, pulse width 2.0v 30 80 101 119 ns clock, preset or clear 4.5v 9 16 20 24 ns 6.0v 8 14 17 20 ns t tlh , t thl maximum output 2.0v 25 75 95 110 ns rise and fall time 4.5v 7 15 19 22 ns 6.0v 6 13 16 19 ns t r , t f maximum input rise 2.0v 1000 1000 1000 ns and fall time 4.5v 500 500 500 ns 6.0v 400 400 400 ns c pd power dissipation (per flip-flop) 80 pf capacitance (note 6) c in maximum input 5 10 10 10 pf capacitance www.datasheet.co.kr datasheet pdf - http://www..net/
5 www.fairchildsemi.com mm74hc74a physical dimensions inches (millimeters) unless otherwise noted 14-lead small outline integrated circuit (soic), jedec ms-012, 0.150" narrow package number m14a www.datasheet.co.kr datasheet pdf - http://www..net/
www.fairchildsemi.com 6 mm74hc74a physical dimensions inches (millimeters) unless otherwise noted (continued) pb-free 14-lead small outline package (sop), eiaj type ii, 5.3mm wide package number m14d www.datasheet.co.kr datasheet pdf - http://www..net/
7 www.fairchildsemi.com mm74hc74a physical dimensions inches (millimeters) unless otherwise noted (continued) 14-lead thin shrink small outline package (tssop), jedec mo-153, 4.4mm wide package number mtc14 www.datasheet.co.kr datasheet pdf - http://www..net/
www.fairchildsemi.com 8 mm74hc74a dual d-type flip-flop with preset and clear physical dimensions inches (millimeters) unless otherwise noted (continued) 14-lead plastic dual-in-line package (pdip), jedec ms-001, 0.300" wide package number n14a fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and fairchild reserves the right at any time without notice to change said circuitry and specifications. life support policy fairchild ? s products are not authorized for use as critical components in life support devices or systems without the express written approval of the president of fairchild semiconductor corporation. as used herein: 1. life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be rea- sonably expected to result in a significant injury to the user. 2. a critical component in any component of a life support device or system whose failure to perform can be rea- sonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com www.datasheet.co.kr datasheet pdf - http://www..net/


▲Up To Search▲   

 
Price & Availability of 74HC74AN

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X